Design

Mathworks - Simulink Design Verifier 2.0 - Offers New Capabilities for Automatic Error Detection in Simulink Models

8th July 2011
ES Admin
0
MathWorks has announced that Simulink Design Verifier now includes Polyspace analysis technology for automated error detection in Simulink models. Simulink Design Verifier 2.0 integrates Polyspace error detection with existing property proving and test generation capabilities to help reduce the time required to find and fix the root cause of design errors, decreasing the overall cost of verification and validation.
Engineers across the aerospace, automotive, medical, and industrial automation and machinery industries can now apply Model-Based Design with formal analysis methods provided by Simulink Design Verifier 2.0 to identify design errors in Simulink and Stateflow models without extensive testing or simulation.



Key product features include:

Detection of dead logic, integer and fixed-point overflows, division by zero, and assertion violation

Blocks and functions for modeling functional and safety requirements

Test vector generation from functional requirements and model coverage objectives

Property proving, with generation of violation examples for analysis and debugging

Fixed-point and floating-point model support



Product Spotlight

Upcoming Events

View all events
Newsletter
Latest global electronics news
© Copyright 2024 Electronic Specifier