The ADS5474ADX-EVM incorporates two of TI’s ADS5474 ADCs, a Xilinx Virtex-5 FPGA and SP Devices’ proprietary time-interleaving technology to deliver an 800-MSPS ADC solution. The SP Devices’ software continuously monitors the system and removes ADC gain, clocking and temperature mismatches to reduce the interleaving spurs below the ADC harmonic spurs. By reducing the interleaving spurs, the software increases spurious free dynamic range (SFDR) from 45.78 dBc to 86.44 dBc for a 70-MHz input signal.
“Addressing the industry’s ever-increasing demand for higher sampling speeds and extended bandwidth is important to us,” said Jonas Nilsson, CEO of SP Devices. “Combining SP Devices innovative interleaving technology with TI’s market-leading data converters allows us to extend performance boundaries of high-speed ADCs, which will enable exciting new applications including multi-carrier systems, software-defined radio, advanced imaging and beyond.”
In addition to improved performance for these complex systems, the EVM simplifies evaluation and helps designers bring end systems to market faster. For instance, the continuous monitoring of the ADC’s mismatch eliminates the need for an off-line re-calibration routine to account for changes in temperature or other environmental factors, significantly reducing system evaluation and design time. “With this latest EVM, customers can focus on prototyping advanced architectures to optimize system-level performance in these complex applications, rather than concentrating on developing an interleaving solution,” said Mark Stropoli, worldwide marketing manager for TI’s High Speed Products.