Design

PCI Express development kit from Lattice Semiconductor

12th April 2010
ES Admin
0
Lattice Semiconductor announced the availability of a new low cost PCI Express development kit for its award winning LatticeECP3 family of high value, low power FPGAs. Based on a new ECP3 PCI Express solutions board, the kit accelerates development of PCI Express designs. The kit has been developed from the ground up to accelerate the evaluation of Lattice PCI Express technology, demonstrate a range of solutions that match typical application requirements and speed users to design exploration. Lattice will demonstrate the LatticeECP3 PCI Express development kit at the 13th Embedded Systems Expo (“ESEC”), Booth 37-26, in Tokyo, Japan from May 12th to May 14th.
The new kit features four key capabilities for quick evaluation and rapid prototyping of low cost PCI Express system design. First, the kit enables users to bring up running PCI Express hardware in thirty minutes or less. Second, various demos included in the kit address control plane through data plane performance requirements. Third, source files for the demos are available that enable rebuilding designs up to a known good starting point. Finally, the kit enables a rapid transition to design exploration through the included software tools, IP enabled evaluation process and project source directories.

“The LatticeECP3 FPGA is an excellent low power, high value programmable platform for PCI Express,” said Shakeel Peera, Lattice’s Director of Strategic Marketing for High Density Solutions. “The new LatticeECP3 PCI Express development kit will help users reduce complexity and shrink the time-to-market window for their PCI Express designs.”

About the LatticeECP3 PCI Express Development Kit
The LatticeECP3 PCI Express development kit offers several key features for rapid, low-cost PCI Express system design:
· An all-inclusive package that is optimized for creating a design with the low-power, low-cost LatticeECP3 FPGA family.
· A highly-optimized, low-cost PCI Express evaluation board that enables both x1 and x4 endpoint evaluation and design.
· A variety of demo executables - basic demo for control plane applications, throughput demo for high-bandwidth applications, color bar demo and an image transfer demo - that show how to address different design performance requirements.
· A 60 day software tools license and included x1/x4 endpoint IP core and scatter-gather DMA IP core permit users to get up and running right away.
· Available on both Windows and Linux platforms.

The components of the LatticeECP3 PCI Express development kit have been configured to work together to enable fast system evaluation and design. With the help of easy step-by-step instructions, designers can expect to have a demo running in as little as 30 minutes, and a design validated in less than two hours. For more information visit: http://www.latticesemi.com/products/developmenthardware/developmentkits/pciexpressdevkitecp3.

About the LatticeECP3 FPGA FamilyThe award winning LatticeECP3 FPGA family is comprised of five devices that offer standards-compliant multi-protocol 3.2G SERDES, DDR1/2/3 memory interfaces and high performance, cascadable DSP slices that are ideal for high performance RF, baseband and image signal processing. Toggling at 1Gbps, the LatticeECP3 FPGAs also feature the fastest LVDS I/O available in a mid-range FPGA family, as well as embedded memory of up to 6.8 Mbits. Logic density varies from 17K LUTs to 149K LUTs with up to 586 user I/O. The LatticeECP3 FPGA family is ideally suited for deployment in high volume cost- and power-sensitive wireline and wireless infrastructure applications, as well as security/surveillance, medical and industrial applications.

The development kit is available now, with a list price of $895.00. The kit can be ordered through Lattice sales or through the Lattice on-line store at http://www.latticesemi.com/store/dev_kits.cfm.

Product Spotlight

Upcoming Events

View all events
Newsletter
Latest global electronics news
© Copyright 2024 Electronic Specifier