IP, embedded FPGA, dsp, Sundance
Sundance Expands IP Portfolio
News Release from:
14 December 2008
Sundance has announced that is has extended its partnership with Cadre Codesign, a specialist provider of IP and embedded FPGA design solutions, to deliver Cadre's CT-JPEG04 core across a range of it's modular DSP FPGA multiprocessor hardware solutions. Based on the JPEG ISO/IEC IS 110918-1 standard image-compression algorithm, the core compresses images of 1280 x 1024 pixels resolution at a rate of 500 frames/sec and can sustain an input of one 8 bit pixel every 660MHz. This level of performance makes the solution ideally suited to applications where images are either analyzed on the fly or stored for later reference and analysis.
The Cadre Codesign core significantly outperforms standard off-the shelf JPEG cores that can typically sustain inputs of 4MB (64K x 64K images) frames at 30 frames per second and generate outputs of 122 MB/sec. Provided with a ModelSim evaluation model the core will be initially available on Sundance’s Digital Video Infrastructure Platform (DVIP) that offers developers a complete, integrated solution for digital video development.
Built on Sundance’s modular and infinitely-scalable multiprocessing concept, the DVIP leverages the performance and flexibility of two TI TMS320C6455 digital signal processors (DSP) and a TMS320DM642 DSP-based digital media processor. The 1GHz C6455 DSPs allow multiple processors to be connected via a Serial Rapid I/O (SRIO) interface and the DVIP incorporates Xilinx Virtex-4 FX60 FPGAs that are the implementation target for Cadre’s CT-JPEG04 core.
The modular architecture of the DVIP allows customers to increase the processing performance in the field and add one of more than 40 additional variant modules that support the Sundance TIM (Texas Instruments Module) standard. As this standard is open-domain, it is also possible to integrate proprietary solutions. Design support is provided via 3L’s Diamond multiprocessor tool-suite that provides a highly automated development flow from concept through to applications running in multiprocessor hardware and Code Composer Studio from TI.
Pierre Popovic, Cadre Codesign’s president commented, “a key issue facing developers who use conventional systems is storage of the 524 MB/sec (monochrome) or 1.535 GB/sec (color) outputs generated by today’s high performance cameras, and this is compounded by Bus technology that struggles to sustain more than 250 MB per second. By marrying our CT-JPEG04 core with FPGA technology we provide an optimal compression solution that overcomes the bus bottleneck and storage problem.”
The agreement with Cadre broadens the Sundance offer to application developers targeting high-end video and imaging systems and is another addition to the IP ecosystem that supports Sundance’s multiprocessing platforms. “As we continue to increase the number of application optimized multiprocessor modules, we’ve aligned with IP providers to support their roll-out to particular customer segments and application groups,” said Flemming Christensen, managing director of Sundance Multiprocessor Technology Ltd. “By strengthening our partnership Cadre, we can offer greater choice to customers developing video and imaging applications, whether they are in the military, research or enterprise space.”